Part Number Hot Search : 
AJ45A MC908QB8 44040 1N4915E3 FS4000 47C201P OP113 EL2082CS
Product Description
Full Text Search
 

To Download PE4280MLIAA Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  page 1 of 8 ?2010-11 peregrine semiconductor corp. all rights reserved. document no. 70-0164-05 www.psemi.com figure 2. package type rfc rf1 rf2 c1 75 75 75 c2 cmos control driver the pe4280 is an ultracmos? switch designed for catv applications, covering a broad frequency range from dc up to 2.2 ghz. this single-supply spdt switch integrates a two-pin cmos control interface. it also provides low insertion loss with extremely low bias requirements while operating on a single 3 v supply. in a typical catv application, the pe4280 provides for a cost effective and manufacturable solution when compared to mechanical relays. the pe4280 is manufactured on peregrine?s ultracmos? process, a patented variation of silicon-on-insulator (soi) technology on a sapphire substrate, offering the performance of gaas with the economy and integration of conventional cmos. product specification 75 ? spdt catv ultracmos? switch 5 mhz - 2.2 ghz product description figure 1. functional diagram pe4280 features ?? 75 ? characteristic impedance ?? integrated 75 ? terminations ?? ctb performance of 85 dbc ?? high isolation 60 db at 1 ghz ?? low insertion loss: typically 0.5 db at 5 mhz, 1.1 db at 1 ghz ?? high input ip3: 50 dbm ?? cmos two-pin control ?? single +3 v supply operation ?? low current consumption: 8 a ?? unique all off terminated mode ?? 4 x 4 x 0.85 mm qfn package table 1. electrical specifications @ +25 c (z s = z l = 75 ? ) parameter condition minimum typical maximum units operating frequency 5 2200 mhz insertion loss 5 mhz - 250 mhz 250 mhz - 750 mhz 750 mhz - 1000 mhz 1000 mhz - 2200 mhz 0.5 0.8 0.9 1.1 0.6 0.95 1.1 1.3 db isolation 5 mhz - 250 mhz 250 mhz - 750 mhz 750 mhz - 1000 mhz 1000 mhz - 2200 mhz 67 60 57 44 72 65 60 47 db input ip2 1 5 mhz - 1000 mhz 75 dbm input ip3 1 5 mhz - 1000 mhz 50 50 dbm input 1db compression 1 1000 mhz 29 26 dbm ctb/cso 77 and 110 channels; power out = 44 dbm v -85 dbc switching time 50% ctrl to 10/90% rf 2 s video feedthrough 2 5 mhz - 1000 mhz 15 mv pp notes: 1. measured in a 50 ? system. 2. measured with a 1 ns risetime, 0/3 v pulse and 500 mhz bandwidth 20-lead 4 x 4 x 0.85 mm qfn logo updated under non-rev change. peregrine products are protected under one or more of the following u.s. patents: http://patents.psemi.com
product specification pe4280 page 2 of 8 ?2010-11 peregrine semiconductor corp. all rights reserved. document no. 70-0164-05 ultracmos? rfic solutions table 2. pin descriptions table 3. absolute maximum ratings electrostatic discharge (esd) precautions when handling this utsi device, observe the same precautions that you would use with other esd-sensitive devices. although this device contains circuitry to protect it from damage due to esd, precautions should be taken to avoid exceeding the rating specified. table 4. operating ranges @ 25 c figure 3. pin configuration (top view) no. name description 1 gnd ground 2 gnd ground 3 1 rf1 rf i/o 4 4 gnd ground 5 gnd ground 6 gnd ground 7 4 gnd ground 8 1 rfc common 9 4 gnd ground 10 gnd ground 11 gnd ground 12 4 gnd ground 13 1 rf2 rf i/o 14 gnd ground 15 gnd ground 16 2 c2 control 2 17 2 c1 control 1 18 3 v ss /gnd negative supply option 19 gnd ground 20 v dd supply pad gnd ground pad notes: 1. rf pins 3, 8, and 13 must be at 0 vdc. the rf pins do not require dc blocking capacitors for proper oper ation if the 0 vdc requirement is met. 2. pins 16 and 17 are the cmos controls that set the three operating states. 3. connect pin 18 to gnd to enable the on-chip negative voltage generator. connect pin 18 to v ss (-3 v) to bypass and disable internal -3 v supply generator. also, see paragraph "switching frequency." 4. customer can add external resi stance to ground to change or modify termination resistance. symbol parameter/condition min max unit v dd power supply voltage -0.3 4.0 v v i voltage on any dc input -0.3 v dd + 0.3 v p rf rf cw power 24 dbm t st storage temperature -65 150 c t op operating temperature -40 85 c v esd esd voltage (human body model) 1000 v parameter min typ max unit v dd power supply 2.7 3.0 3.3 v i dd power supply current 8 20 a control voltage high 70% v dd v control voltage low 30% v dd v exceeding absolute maximum ratings may cause permanent damage. operation should be restricted to the limits in the operating ranges table. operation between operating range maximum and absolute maximum for extended periods may reduce reliability. moisture sensitivity level the moisture sensitivity level rating for the pe4280 in the 20-lead 4 x 4 x 0.85 mm qfn package is msl1. logo updated under non-rev change. peregrine products are protected under one or more of the following u.s. patents: http://patents.psemi.com
product specification pe4280 page 3 of 8 ?2010-11 peregrine semiconductor corp. all rights reserved. document no. 70-0164-05 www.psemi.com table 5. rf path truth table table 6. termination truth table notes: 1. the operation of the pe4280 is not supported or characterized in the c1 = v dd and c2 = v dd state. 2. "x" denotes termination enabled. c1 c2 rfc ? rf1 rfc ? rf2 low low off off low high off on high low on off high high n/a 1 n/a 1 c1 c2 rfc ? 75 ? rf1 ? 75 ? rf2 ? 75 ? low low x 2 x 2 x 2 low high x 2 high low x 2 high high n/a 1 n/a 1 n/a 1 switching frequency the pe4280 has a maximum 25 khz switching rate when the internal negative voltage generator is used (pin 18 = gnd). the rate at which the pe4280 can be switched is only limited to the switching time if an external -3 v supply is provided at pin 18 (v ss ). latch-up avoidance unlike conventional cmos devices, ultracmos? devices are immune to latch-up. logo updated under non-rev change. peregrine products are protected under one or more of the following u.s. patents: http://patents.psemi.com
product specification pe4280 page 4 of 8 ?2010-11 peregrine semiconductor corp. all rights reserved. document no. 70-0164-05 ultracmos? rfic solutions evaluation kit the spdt switch evaluation kit board was designed to ease customer evaluation of the pe4280 spdt switch. the rfc port is connected through a 75 ? transmission line to j2. port 1 and port 2 are connected through 75 ? transmission lines to j1 and j3. a through transmission line connects f connectors j4 and j5. this transmission line can be used to estimate the loss of the pcb over the environmental conditions being evaluated. the board is constructed of a four metal layer fr4 material with a total thickness of 0.062". the transmission lines were designed using a coplanar waveguide with ground plane (28 mil core, 21 mil width, 30 mil gap). j6 provides a means for controlling dc and digital inputs to the device. the provided jumpers short the package pin to ground for logic low. when the jumper is removed, the pin is pulled up to v dd for logic high. when the jumper is in place, 3 a of current will flow through the 1 m ? pull up resistor. this extra current should not be attributed to the requirements of the device. proper pcb design is essential for full isolation performance. this eval board demonstrates good trace and ground management for minimum coupling and radiation. figure 4. evaluation board layouts peregrine specification 101/0148~03a figure 5. evaluation board schematic peregrine specification 102/0195~02a 75 ohm t-line 75 ohm t-line 75 ohm t-line 75 ohm t-line 1 2 j5 j5 r1 1m r1 1m r2 1m r2 1m vdd 1 gnd 3 vss/gnd 5 gnd 7 gnd 2 gnd 4 gnd 6 gnd 8 gnd 10 gnd 12 gnd 14 c2 13 c1 9 gnd 11 j6 header 7x2 j6 header 7x2 1 2 j4 j4 1 2 j3 j3 c3 dni c3 dni gnd 7 gnd 2 rf1 3 gnd 4 gnd 5 gnd 6 gnd 1 rfc 8 gnd 9 gnd 10 gnd 12 gnd 11 rf2 13 gnd 14 gnd 15 c2 16 c1 17 vss/gnd 18 gnd 19 vdd 20 gnd 21 u1 pe4280 u1 pe4280 c1 dni c1 dni c2 dni c2 dni 1 2 j2 j2 1 2 j1 j1 logo updated under non-rev change. peregrine products are protected under one or more of the following u.s. patents: http://patents.psemi.com
product specification pe4280 page 5 of 8 ?2010-11 peregrine semiconductor corp. all rights reserved. document no. 70-0164-05 www.psemi.com -100 -90 -80 -70 -60 -50 -40 0 500 1000 1500 2000 2500 3000 rf1 - rf2 (rf1 thru) rf1 - rf2 (rf2 thru) rf1 - rf2 (rf1 & 2 open) isolation (db) frequency (mhz) -100 -90 -80 -70 -60 -50 -40 0 500 1000 1500 2000 2500 3000 rfc - rf1 (rf2 open) rfc - rf2 (rf1 open) isolation (db) frequency (mhz) -100 -90 -80 -70 -60 -50 -40 0 500 1000 1500 2000 2500 3000 rfc - rf1 (rf2 closed) rfc - rf2 (rf1 closed) isolation (db) frequency (mhz) -1.8 -1.6 -1.4 -1.2 -1 -0.8 -0.6 -0.4 -0.2 0 500 1000 1500 2000 2500 3000 25c -40c 85c insertion loss (db) frequency (mhz) typical performance data from -40 c to +85 c (unless otherwise noted) (75 ? impedance except as indicated) figure 7. input to output isolation (closed) figure 9. isolation - rf1 to rf2 figure 8. input to output isolation (open) figure 6. insertion loss (rfc to rf1 or rf2) logo updated under non-rev change. peregrine products are protected under one or more of the following u.s. patents: http://patents.psemi.com
product specification pe4280 page 6 of 8 ?2010-11 peregrine semiconductor corp. all rights reserved. document no. 70-0164-05 ultracmos? rfic solutions 0 10 20 30 40 50 60 0 500 1000 1500 2000 2500 3000 input ip3 1db compression power (dbm) frequency (mhz) -35 -30 -25 -20 -15 -10 -5 0 0 500 1000 1500 2000 2500 3000 rfc terminated rfc - rf1 closed return loss (db) frequency (mhz) typical performance data @ +25 c (unless otherwise noted) figure 11. rf1 return loss figure 13. linearity: 50 ? impedance figure 12. rf2 return loss figure 10. rfc return loss (75 ? impedance except as indicated) logo updated under non-rev change. peregrine products are protected under one or more of the following u.s. patents: http://patents.psemi.com
product specification pe4280 page 7 of 8 ?2010-11 peregrine semiconductor corp. all rights reserved. document no. 70-0164-05 www.psemi.com figure 14. package drawing (mm) 4 x 4 mm 20-lead qfn figure 15. tape and reel drawing table 7. ordering information order code part marking description package shipping method 4280-52 4280 pe4280g-20qfn 4x4 mm-3000c green 20-lead 4x4 mm qfn, matte tin lead finish 3000 units/t&r PE4280MLIAA 4280 pe4280-20qfn 4x4 mm-75 20-lead 4x4 mm qfn, nipdau lead finish 75 units/tube PE4280MLIAA-z 4280 pe4280-20qfn 4x4 mm-3000 20-lead 4x 4 mm qfn, nipdau lead finish 3000 units/t&r ek4280-01 pe4280-ek pe4280-20qfn 4x 4 mm-ek evaluation kit 1/box ao = 4.35 0.1 mm bo = 4.35 0.1 mm ko = 1.10 0.1 mm notes: 1. 10 sprocket hole pitch cumulative tolerance 0.2 2. camber in compliance with eia 481 3. pocket position relative to sprocket hole measured as true position of pocket, not pocket hole logo updated under non-rev change. peregrine products are protected under one or more of the following u.s. patents: http://patents.psemi.com
product specification pe4280 page 8 of 8 ?2010-11 peregrine semiconductor corp. all rights reserved. document no. 70-0164-05 ultracmos? rfic solutions advance information : the product is in a formative or design stage. the datasheet contains design target specifications for product development. specifications and features may change in any manner without notice. preliminary specification: the datasheet contains preliminary data. additional data may be added at a later date. peregrine reserves the right to change specifications at any time without notice in order to supply the best possible product. product specification: the datasheet contains final data. in the event peregrine decides to change the specifications, peregrine will notify customers of the intended changes by issuing a cnf (customer notification form). the information in this datasheet is believed to be reliable. however, peregrine assumes no liability for the use of this information. use shall be entirely at the user?s own risk. no patent rights or licenses to any circuits described in this datasheet are implied or granted to any third party. peregrine?s products are not designed or intended for use in devices or systems intended for surgical implant, or in other applications intended to support or sustain life, or in any application in which the failure of the peregrine product could create a situation in which personal injury or death might occur. peregrine assumes no liability for damages, includi ng consequential or incidental damages, arising out of the use of its products in such applications. the peregrine name, logo, and utsi are registered trademarks and ultracmos, harp, multiswitch and dune are trademarks of peregrine semiconductor corp. all other trademarks mentioned herein are the property of their respective companies. sales contact and information for sales and contact information please visit www.psemi.com. logo updated under non-rev change. peregrine products are protected under one or more of the following u.s. patents: http://patents.psemi.com


▲Up To Search▲   

 
Price & Availability of PE4280MLIAA

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X